| Name: |  |
|-------|--|
|       |  |

<u>Instructions</u>: This exam contains a collection of questions from two areas (*OS* and *Arch*). Each area has 100 points worth of questions. You will have **3 hours** to answer **65** points worth of questions from each area for a total of **130 pts.** Indicate which questions you are responding to by circling the question on the cover sheet.

# <u>Do NOT select more than 65 points worth of questions for an area – additional responses may</u> be penalized.

Please provide answers in the space provided for that question (exams will be scanned into Gradescope); answers outside the provided space may not be graded.

The exam is closed book, so no notes, phones, etc. Good luck!

| Questi | ons                                                                                                  | Attempted | Score |
|--------|------------------------------------------------------------------------------------------------------|-----------|-------|
|        | Virtual Memory<br>VM-1 (5 pts); VM-2 (5 pts); VM-3 (5 pts); VM-4 (5 pts); VM-5 (5 pts)               |           |       |
| OS     | Kernel<br>K-1 (5 pts); K-2 (5 pts); K-3 (5 pts); K-4 (5 pts); K-5 (5 pts)                            |           |       |
| 03     | Storage Systems<br>SS-1 (5 pts); SS-2 (5 pts); SS-3 (5 pts); SS-4 (5 pts); SS-5 (5 pts)              |           |       |
|        | Concurrency and Synchronization  CaS-1 (5 pts); CaS-2 (10 pts); CaS-3 (5 pts); CaS-4 (5 pts)         |           |       |
|        | Caching<br><b>C\$-a</b> (5 pts); <b>C\$-b</b> (5 pts); <b>C\$-c</b> (5 pts); <b>C\$-c</b> (10 pts)   |           |       |
| Arch   | Scheduling, Dependencies, and Hazards SDH-a (5 pts); SDH-b (10 pts); SDH-c (10 pts)                  |           |       |
| Arch   | Performance, Efficiency, and Parallelism PEP-a (5 pts); PEP-b (5 pts); PEP-c (5 pts); PEP-d (10 pts) |           |       |
|        | Multicore and Parallel Processors  MaPP-a (5 pts); MaPP-b (10 pts); MaPP-c (10 pts)                  |           |       |
| Total  |                                                                                                      | /         | 130   |

#### **Operating Systems**

| Virtual | Memory |
|---------|--------|
|---------|--------|



| ( <b>VM-4</b> : 5 points) I<br>16GB of (total) vir<br>show step-by-ste | rtual memory,  | assuming that e | each page table |                    |                   |          |
|------------------------------------------------------------------------|----------------|-----------------|-----------------|--------------------|-------------------|----------|
|                                                                        |                |                 |                 |                    |                   |          |
|                                                                        |                |                 |                 |                    |                   |          |
|                                                                        |                |                 |                 |                    |                   |          |
| ( <b>VM-5:</b> 5 points) \                                             | What kind of c | overheads may   | exist when usin | g multi-level nage | e tables? What is | the main |
| benefit                                                                | of             | using           | TLB             | (translation-loo   |                   | buffer)? |
|                                                                        |                |                 |                 |                    |                   |          |
|                                                                        |                |                 |                 |                    |                   |          |
|                                                                        |                |                 |                 |                    |                   |          |



(**K-2:** 5 points) While running in user mode, if an interrupt occurs, x86-64 will automatically switch the current (user) stack to a kernel stack (which is specified in the Task State Segment - TSS). Why should the stack switch be done by the hardware rather than the interrupt handler itself?

[Hint: When a program is interrupted, where is the current program counter stored? Is it going to be placed on a user stack or kernel stack? Why?]

| ( <b>K-3:</b> 5 points) What is the main difference between traps and interrupts? Are system calls closer to traps or interrupts? Explain your answer.                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                       |
| (K-4: 5 points) Why do typical CPU architectures support at least two modes of execution: privileged                                                                                                                                                                                                                  |
| (kernel) and unprivileged (user) modes? Please connect your answer to traps and user-mode execution.                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                       |
| ( <b>K-5:</b> 5 points) Why does the OS need to create a separate page table for every process? Can the kernel-space portion of the page table be shared across different processes? Please explain why "yes" or why "no". (You can disregard any recent hardware bugs that need special workarounds in that regard.) |
|                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                       |

#### **Storage**

(SS-1: 5 points) Please list at least two examples of what a typical file system inode stores.

(SS-2: 5 points) Suppose you have: /usr/bin/ld, which was originally created as a soft (symbolic) link to /usr/local/bin/ld (a regular executable file). How many inodes need to be read from the disk when a user executes /usr/bin/ld? Note: If the same inode has to be accessed twice then also count it twice. You can assume that all file paths are within the same file system and no inodes are cached (previously present) in memory. You should also count the topmost (root) inode and assume that it is not cached.

| (SS-3: 5 points) What is the main advantage of using interrupts rather than polling when dealing with secondary storage (e.g., an HDD)? Explain your answer.                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ( <b>SS-4:</b> 5 points) Please compare fsck-based (file system checker) and journaling approaches to maintain file system metadata consistency. (Which approach is more reliable in terms of metadata consistency? Which approach allows faster recovery? Explain your answer.) |
|                                                                                                                                                                                                                                                                                  |
| ( <b>SS-5:</b> 5 points) Please list at least one benefit of using RAID (Redundant Arrays of Inexpensive Disks) and give an example of the corresponding RAID scheme (i.e., explain how it works).                                                                               |
|                                                                                                                                                                                                                                                                                  |

## **Concurrency and Synchronization**

(CaS-1: 5 points) Is the following code deadlock-free? Please explain why "yes" or why "no".

| Thread 1                                                                                                                                                                       | Thread 2                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>pthread_mutex_lock(&amp;B); // Critical section pthread_mutex_lock(&amp;A); pthread_mutex_unlock(&amp;B); // Another critical section pthread_mutex_unlock(&amp;A);</pre> | <pre>pthread_mutex_lock(&amp;A); // Critical section pthread_mutex_lock(&amp;B); pthread_mutex_unlock(&amp;A); // Another critical section pthread_mutex_unlock(&amp;B);</pre> |

(CaS-2: 10 points) Suppose we need to solve a producer-consumer problem using a bounded queue, i.e., we only allow at most N elements to be produced. One possible solution that uses semaphores is listed below.

| Sender                                                                                                                                              | Receiver                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>sem_wait(&amp;sem_send); pthread_mutex_lock(&amp;lock); // append to the queue pthread_mutex_unlock(&amp;lock); sem_post(&amp;sem_recv);</pre> | <pre>sem_wait(&amp;sem_recv); pthread_mutex_lock(&amp;lock); // retrieve from the queue pthread_mutex_unlock(&amp;lock); sem_post(&amp;sem_send);</pre> |

a) [5pts] Please explain what values *sem\_send* and *sem\_recv* need to be initialized to assuming that N is the maximum number of elements to be produced at any point of time.

(b) [5pts] Please also explain why pthread\_mutex\_lock/pthread\_mutex\_unlock are still needed when manipulating the queue despite having two semaphores already.

(CaS-3: 5 points) Is this a correct implementation of a lock? Please explain why "yes" or why "no".

(CaS-4: 5 points) Can you elide/omit locks when running a (lock-based) parallel program on a uniprocessor computer (e.g., the computer only has one core/CPU)? Explain why "yes" or why "no".

#### **Computer Architecture**

### **Caching**

a) (5 pts) Average Memory Access Time (AMAT) is distinct from memory stall latency. Describe a concrete, specific scenario where increasing AMAT could **improve** execution time.

b) (5 pts) On a machine with 64-bit addresses, given a virtually indexed, virtually tagged cache with the following configuration [ 32KB capacity, 4 way associative, 128 byte blocks ], what are the **tag**, **index**, and **block offset** for a memory access to address 0xFEEDEEC5

c) (5 pts) Describe a) the conditions under which an inclusive cache hierarchy would be preferable to an exclusive cache hierarchy, b) the conditions under which an exclusive cache hierarchy would be preferable to an inclusive cache hierarchy, and c) why might companies like Intel use a "noninclusive" policy (inclusive on insert, inclusion property not maintained thereafter), rather than either exclusive or inclusive policies.

| d) | (10 pts) For each of the "3 C's" of cache misses, define what that class of misses is and describe how, given a cache configuration and a memory access trace, you would classify whether a miss belongs to that class. |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |
|    |                                                                                                                                                                                                                         |

#### Scheduling, Dependencies, and Hazards

For a) and b) Consider the following RISC-style (in this case, MIPS) assembly-level representation of a function **FOO(int \*N)** (Note that, in MIPS, except for SW[writes to memory] and BEQ/BNE[PC update only] the leftmost identifier is the destination register)

```
1 | FOO: XOR
                $t0, $t0, $t0
                                 ; $t0 ← 0
2 |
         ADD
                $v0, $0, $0
                                 ; $v0 ← 0
                $t1, $0, 1
3 |
         ADDI
                                 ; $t1 ← 1
                $a0, $0, DONE
4 |
         BEQ
                                 ; if N==0, done
5 I
                $a1, 0($a0)
                                 ; $a1 ← *N
         LW
6 |
         BEQ
                $a1, $0, DONE
                                 ; if *N==0, done
                $t2, $0, $v0
7 | FL1:
                                 ; $t2 ← $v0
        ADD
8 |
         ADD
                $v0, $v0, $t1
                                 ; $v0 ← $v0 + $t1
9 |
         ADD
                $t1, $0, $t2
                                 ; $t1 ← $t2
                                 ; $t0 ← $t0 + 1
101
         ADDI
                $t0, $t0, 1
                $t0, $a1, FL1
111
         BNE
                                 ; if $t0 != *N, loop
12 | DONE: JR
                $ra
                                 ; return $v0
```

a) (5 pts) List all data dependencies (RAW) and anti-dependencies (WAW/WAR) among the instructions in the sequence starting at line 7 and ending at line 11, inclusive.

b) (10 pts) Assuming a standard 5-stage (Fetch-Decode-eXecute-Memory-Writeback) in-order processor pipeline with all viable forwarding paths and both hazard detection and branch resolution in stage **D**, schedule the instructions executed from a call to FOO(N) where N!=0 and (\*N)=1 through cycle 16. Assume perfect branch prediction and that all memory accesses are hits. Indicate that an instruction completes a particular pipeline stage in a given cycle with the capital letter (FDXMW) associated with that pipeline stage. Indicate an instruction being stalled in a particular cycle with a lower-case letter of the pipeline stage that instruction is currently stalled in. Indicate value forwarding with a vertical arrow between the source pipeline stage and the destination stage, in the cycle in which forwarding occurs.

|               | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|---------------|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|
| 1 XOR         | F | D | Х | М | W |   |   |   |   |   |    |    |    |    |    |    |    |
| 2 ADD         |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 3 ADDI        |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 4 BEQ         |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 5 LW          |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 6 BEQ         |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 7 ADD         |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 8 ADD         |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 9 ADD         |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 10 ADDI       |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 11 BNE        |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 12  <b>JR</b> |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |

c) (10 pts) Consider a 2-level branch predictor with a shared global history and per-branch 2-bit {N,n,t,T} saturating hysteresis counters for taken/not-taken decisions, i.e. tables are selected via the global history FIFO value and each table has PC-indexed counters. Assume that the global history is of length 3 and is currently [N,N,N]. Assume that all PC-indexed counters experience no aliasing and are initially in state "t".

Consider the execution of the nested loop

```
for (i = 0; i < 8; ++i) {
    for (j = 0; j < 4; ++j) {
        C[i] += A[i][j];
    } // Branch Inner
} // Branch Outer</pre>
```

Assume that branches "Inner" and "Outer" are the only branches and occur at the end of their loop structures, as indicated. Compute the overall branch prediction rate for "Inner" over the course of the entire loop nest; show work.

| a) | (5 pts) List at least three key limiting factors to exploiting ILP in an in-order superscalar pipeline                                                                                                                                                                                                                          |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | including those related to scalability of issue width and pipeline depth.                                                                                                                                                                                                                                                       |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
| b) | (5 pts) The "Denver" mobile processor dynamically generated VLIW bundles of ARM code in HW While this was shown to be somewhat slower than an equivalent-issue-width dynamically scheduled processor, this performance limitation was considered part of an acceptable tradeoff                                                 |
|    | Discuss why this might have been the case (i.e. what tradeoff metrics were likely considered) and what limitations may apply to this judgement.                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
| c) | (5 pts) The energy required to perform a computation involves both the energy to obtain operands and the energy to compute upon them. In modern designs, data movement energy represents an increasing proportion of total execution energy. Discuss impediments, in a second control of the control of total execution energy. |
|    | traditional shared cache multiprocessor, to performing computation locally to where data resides                                                                                                                                                                                                                                |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                 |

d) (10 pts) GPUs can provide substantially higher throughput on certain codes than CPUs. However, they have much worse individual thread latency for most computations. List at least three prerequisite properties of a computation for a GPU to plausibly offer substantial performance benefits over a multi-threaded multi-processor.

#### **Multicore and Parallel Processors**

a) (5 pts) Assume a four-core system, each core with two SMT (Simultaneous Multi-threading AKA hyperthreading) threads, wherein each core has a private L1 followed by a shared bus to main memory. Assume that all cache lines are initially invalid. Assume that there exist two lines FOO and BAR that map to different sets in the cache and variables A, B, C, and D that reside in FOO and BAR.

Using the **MESI** protocol, simulate the coherence state of cache lines FOO and BAR under the following thread to core and variable to cache line mappings: Thread to core – T0:Core 0, T1: Core 1, T2: Core 2, T3: Core 3, T4: Core 0, T5: Core 1 Variable to cache line – A and B in FOO, C and D in BAR

| OPERATION           | FOO    |        |        | BAR    |        |        |        |        |
|---------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| <initial></initial> | Core 0 | Core 1 | Core 2 | Core 3 | Core 0 | Core 1 | Core 2 | Core 3 |
|                     | I      | I      | I      | I      | I      | I      | I      | I      |
| T0: Load A          |        |        |        |        |        |        |        |        |
| T1: Load B          |        |        |        |        |        |        |        |        |
| T0: Store A         |        |        |        |        |        |        |        |        |
| T3: Load C          |        |        |        |        |        |        |        |        |
| T3: Store A         |        |        |        |        |        |        |        |        |
| T4: Load B          |        |        |        |        |        |        |        |        |
| T2: Store D         |        |        |        |        |        |        |        |        |
| T0: Load B          |        |        |        |        |        |        |        |        |
| T5: Store B         |        |        |        |        |        |        |        |        |

- b) (10 pts) Consider a program where the initial (sequential) version's execution time is 95% parallelizable and 5% serial. Assume that the program is rewritten to generate a parallel version of the code and that doing so introduces i) an additional initialization overhead equivalent to 5% of the original total execution time and ii) a synchronization overhead = (0.5% of the original execution time \*  $\log_2(N)$ ) where N is the number of cores that the parallel program runs on . You may assume that the parallel portion can only run on a power-of-2 number of cores. Further, the behavior of the program has changed in the following manner: Due to caching effects, code in the parallelizable portion now has 0.25x its previous CPI and code in the serial portion has 0.5x its previous CPI.
- 1) Express the speedup of the parallel program, relative to the original version, as a function of (N)
- 2) For what value of N is this speedup maximized and what is the maximum value? What would a naïve application of Amdahl's law (considering only a parallelization, by N, of parallelizable portion) predict this speedup to be for this same N?

(note: you do not need to reduce formulas/expressions to their simplest form)

- c) (10 pts) Common atomic memory primitive in modern processors include 1) the load-linked/store-conditional (LL/SC) instruction pair and 2) the compare-and-swap instruction (CAS).
  - 1) Using an LL/SC instruction pair, write an assembly function (in generic 3-address code similar to RISC-V / MIPS) that takes a memory location A and a value X and atomically increments memory at A by X.
  - 2) Assume a CAS instruction with syntax "CAS \$rd, \$rt, (\$rs)" where rs is the address, rt is the comparison value, rd is the swap value, and rd overwritten by the value read from (\$rs). Using the CAS instruction, write an assembly function (in generic 3-address code similar to RISC-V / MIPS) that takes the address of a lock variable, where 0 is unlocked and 1 is locked, and implements a lock acquire.

Scratch paper (not graded)

Scratch paper (not graded)

MIPS-32 instructions, derived from P&H COD and the MARS help information. MIPS has 32 (mostly) general purpose registers – see next page for details and naming conventions. "imm<sub>x</sub>" indicates a signed immediate represented in x bits and "imm<sub>xz</sub>" represents an unsigned immediate. Updated registers, *if any*, are indicated in bold.

| 1 _1  |                                         | Description                                |
|-------|-----------------------------------------|--------------------------------------------|
| add   | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = REG[\$rs] + REG[\$rt]          |
| addi  | \$rt, \$rs, imm <sub>16</sub>           | REG[\$rt] = REG[\$rs] + imm                |
| addiu | \$rt, \$rs, imm <sub>16</sub>           | REG[\$rt] = REG[\$rs] + imm; ! ovrflw      |
| addu  | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = REG[\$rs] + REG[\$rt]; !ovr    |
| sub   | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = REG[\$rs] - REG[\$rt]          |
| subu  | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = REG[\$rs] - REG[\$rt]; !ovr    |
| mul   | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = (REG[\$rs]*REG[\$rt])[31:0]    |
| mult  | \$rs, \$rt                              | HI LO = REG[\$rs] * REG[\$rt]              |
| multu | \$rs, \$rt                              | HI LO = us(REG[\$rs]) * us(REG[\$rt])      |
| div   | \$rs, \$rt                              | <pre>\$rs/\$rt; HI = quot; LO = rem</pre>  |
| divu  | \$rs, \$rt                              | us(\$rs)/us(\$rt); HI = quot; LO = rem     |
| and   | \$rd, \$rs, \$rt                        | REG[\$rd] = REG[\$rs] & REG[\$rt]          |
| andi  | \$rt, \$rs, imm <sub>16z</sub>          | REG[\$rt] = REG[\$rs] & imm                |
| lui   | \$rt, imm <sub>16z</sub>                | REG[\$rt][31:16]=imm;[15:0]=0              |
| nor   | \$rd, \$rs, \$rt                        | REG[\$rd] = REG[\$rs] NOR REG[\$rt]        |
| or    | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = REG[\$rs] OR REG[\$rt]         |
| ori   | \$rt, \$rs, imm <sub>16z</sub>          | REG[\$rt] = REG[\$rs] OR imm               |
| xor   | \$ <b>rd</b> , \$rs, \$rt               | $REG[\$rd] = REG[\$rs] ^ REG[\$rt]$        |
| xori  | \$rt, \$rs, imm <sub>16z</sub>          | $REG[\$rt] = REG[\$rs] ^ imm$              |
| sll   | \$rd, \$rs, SHAMT                       | REG[\$rd] = REG[\$rs] << SHAMT             |
| sra   | \$rd, \$rs, SHAMT                       | REG[\$rd] = REG[\$rs] >>> SHAMT            |
| srl   | \$rd, \$rs, SHAMT                       | REG[\$rd] = REG[\$rs] >> SHAMT             |
| lb    | <pre>\$rt, imm<sub>16</sub>(\$rs)</pre> | Load byte from MEM[REG[\$rs]+imm]          |
| lbu   | <pre>\$rt, imm<sub>16</sub>(\$rs)</pre> | Load us(byte) from MEM[REG[\$rs]+imm]      |
| lw    | <pre>\$rt, imm<sub>16</sub>(\$rs)</pre> | Load 32bits from MEM[REG[\$rs]+imm]        |
| sb    | <pre>\$rt, imm<sub>16</sub>(\$rs)</pre> | Store REG[\$rt][7:0] to MEM[REG[\$rs]+imm] |
| SW    | <pre>\$rt, imm<sub>16</sub>(\$rs)</pre> | Store REG[\$rt]to MEM[REG[\$rs]+imm]       |
| slt   | \$ <b>rd</b> , \$rs, \$rt               | REG[\$rd] = REG[\$rs] < REG[\$rt]          |
| slti  | \$rt, \$rs, imm <sub>16</sub>           | REG[\$rt] = REG[\$rs] < REG[\$rt]          |
| sltiu | <pre>\$rt, \$rs, imm<sub>16</sub></pre> | REG[\$rt] = REG[\$rs] us (<) imm           |
| sltu  | \$rd, \$rs, \$rt                        | REG[\$rd] = REG[\$rs] us(<) REG[\$rt]      |
| beq   | \$rs, \$rt, imm <sub>16</sub>           | Branch to label if REG[\$rs]=REG[\$rt]     |
| bne   | \$rs, \$rt, imm <sub>16</sub>           | Branch to label if REG[\$rs]!=REG[\$rt]    |
| j     | imm <sub>26z</sub>                      | Jump to label                              |
| jal   | imm <sub>26z</sub>                      | Jump to label and set \$31 = ret. addr     |
| _jalr | \$rs, \$rd                              | Jump to REG[\$rs] and set \$rd to ret      |
| jr    | \$rs                                    | Jump to REG[\$rs]                          |

| 11                                         | As | LW, | but         | set | linked  | stat | us for | line  |   |
|--------------------------------------------|----|-----|-------------|-----|---------|------|--------|-------|---|
| sc \$ <b>rt</b> , imm <sub>16</sub> (\$rs) |    |     | but<br>led; | set | \$rt to | 1 if | succe  | eded, | 0 |

# MIPS Register Mnemonics & ABI Reference

| \$zero      | 0       | Constant 0               |  |  |
|-------------|---------|--------------------------|--|--|
| \$at        | 1       | Reserved for assembler   |  |  |
| \$v0,\$v1   | 2,3     | Function return values   |  |  |
| \$a0 - \$a3 | 4 – 7   | Function argument values |  |  |
| \$t0 - \$t7 | 8 - 15  | Temporary (caller saved) |  |  |
| \$s0 - \$s7 | 16 - 23 | Temporary (callee saved) |  |  |
| \$t8,\$t9   | 24, 25  | Temporary (caller saved) |  |  |
| \$k0,\$k1   | 26,27   | Reserved for OS Kernel   |  |  |
| \$gp        | 28      | Pointer to Global Area   |  |  |
| \$sp        | 29      | Stack Pointer            |  |  |
| \$fp        | 30      | Frame Pointer            |  |  |
| \$ra        | 31      | Return Address           |  |  |

**P**roduction (availability) & **C**onsumption in an FDXMW pipeline, by instruction class

| Inst. Class | F | D         | Х                                  | M                | w |
|-------------|---|-----------|------------------------------------|------------------|---|
| Load        |   |           | С                                  |                  | Р |
| Store       |   |           | <b>C</b> (addr)                    | <b>C</b> (value) |   |
| ALU         |   |           | С                                  | Р                |   |
| Branch      |   | С         |                                    |                  |   |
| J*r         |   | C(for JR) | <b>P</b> (Return address for JALR) |                  |   |